DocumentCode :
165725
Title :
A nanoelectronic building block for Spiking Neural Networks
Author :
dos Santos Pes, Beatriz ; Goncalves Guimaraes, Janaina
Author_Institution :
Dept. of Electr. Eng., Univ. of Brasilia, Brasilia, Brazil
fYear :
2014
fDate :
18-21 Aug. 2014
Firstpage :
282
Lastpage :
286
Abstract :
The ability to emulate more closely the behavior of the human brain made Spiking Neural Networks (SNNs) gain prominence between researchers. These highly dense circuits feature large capacity of data processing. Searching for reconfigurable devices, computer scientists and engineers used Field Programmable Gate Arrays (FPGAs) as prototypes for SNNs. However, FPGAs cannot support the high levels of connectivity between neurons in a dense SNN. Besides, implementation with FPGA does not provide improvements regarding power dissipation or scale. Therefore, researchers began to use Networks-on-Chip (NoCs) to interconnect SNNs. The use of NoCs is capable to reduce the number of interconnections and presents a big advantage regarding fault tolerance: redundancy. In this context several configurations combining neurons and routers were proposed. These devices constitute the basic block, present in every node of the NoC. This paper proposes a basic block for a 2D mesh NoC, consisting of a nanoelectronic spiking neuron connected to a router implemented with a look-up table (LUT). The XOR benchmark problem was presented to the SNN in order to evaluate the functionality of the block. A more complex router, suitable for bigger networks is also proposed.
Keywords :
fault tolerance; integrated circuit reliability; network-on-chip; neural chips; redundancy; table lookup; 2D mesh NoC; FPGAs; LUT; SNNs gain prominence; XOR benchmark problem; complex router; data processing; fault tolerance; field programmable gate arrays; human brain behavior; interconnections; look-up table; nanoelectronic building block; nanoelectronic spiking neuron; network-on-chip; power dissipation; reconfigurable devices; redundancy; spiking neural networks; Biological neural networks; Conferences; Field programmable gate arrays; Integrated circuit interconnections; Logic gates; Nanobioscience; Neurons;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2014 IEEE 14th International Conference on
Conference_Location :
Toronto, ON
Type :
conf
DOI :
10.1109/NANO.2014.6968112
Filename :
6968112
Link To Document :
بازگشت