DocumentCode :
1657266
Title :
A high performance MOSFET design with highly controllable gate length and low RC delay multilevel interconnects technology for high speed logic devices
Author :
Oyamatsu, H. ; Kasai, K. ; Matsunaga, N. ; Igarashi, H. ; Yamaguchi, T. ; Asamura, T. ; Azuma, A. ; Shibata, H. ; Kinugawa, M. ; Kakumu, M.
Author_Institution :
Semicond. Device Eng. Lab., Toshiba Corp., Kawasaki, Japan
fYear :
1995
Firstpage :
705
Lastpage :
708
Abstract :
A high performance 0.3 μm CMOS technology has been developed for high speed logic LSIs. A new gate formation technology achieved 0.3 μm gate length MOSFETs by i-line based lithography and new ARC process. An optimized PLDD nMOSFET and buried channel pMOSFET achieved high current drivability without spoiling their reliability in 3.3 V operation. Moreover, ion implantation restricted only for channel/isolation region and SiOF low interlayer dielectric process reduced junction capacitance and wiring capacitance, respectively. Furthermore, CMP planarization process and selective CVD-W filling for contacts/vias achieved borderless design with the improvement of device density. The 0.3 μm CMOS technology has performed 1.2 times improvement from conventional 0.35 μm CMOS technology in a typical critical path of advanced MPUs
Keywords :
CMOS logic circuits; MOSFET; capacitance; integrated circuit interconnections; integrated circuit technology; ion implantation; large scale integration; photolithography; 0.3 micron; 3.3 V; ARC process; CMOS technology; CMP planarization process; PLDD nMOSFET; Si-SiO2; SiOF; W; buried channel pMOSFET; capacitance reduction; controllable gate length; gate formation technology; high performance MOSFET design; high speed logic devices; i-line based lithography; interlayer dielectric process; ion implantation; junction capacitance; low RC delay; multilevel interconnects technology; selective CVD-W filling; wiring capacitance; CMOS logic circuits; CMOS technology; Capacitance; Dielectrics; Ion implantation; Isolation technology; Lithography; MOSFET circuits; Planarization; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1995. IEDM '95., International
Conference_Location :
Washington, DC
ISSN :
0163-1918
Print_ISBN :
0-7803-2700-4
Type :
conf
DOI :
10.1109/IEDM.1995.499316
Filename :
499316
Link To Document :
بازگشت