DocumentCode :
1657361
Title :
A Network-on-Chip-based turbo/LDPC decoder architecture
Author :
Condo, Carlo ; Martina, Maurizio ; Masera, Guido
fYear :
2012
Firstpage :
1525
Lastpage :
1530
Abstract :
The current convergence process in wireless technologies demands for strong efforts in the conceiving of highly flexible and interoperable equipments. This contribution focuses on one of the most important baseband processing units in wireless receivers, the forward error correction unit, and proposes a Network-on-Chip (NoC) based approach to the design of multi-standard decoders. High level modeling is exploited to drive the NoC optimization for a given set of both turbo and Low-Density-Parity-Check (LDPC) codes to be supported. Moreover, synthesis results prove that the proposed approach can offer a fully compliant WiMAX decoder, supporting the whole set of turbo and LDPC codes with higher throughput and an occupied area comparable or lower than previously reported flexible implementations. In particular, the mentioned design case achieves a worst-case throughput higher than 70 Mb/s at the area cost of 3.17 mm2 on a 90 nm CMOS technology.
Keywords :
CMOS integrated circuits; WiMax; codecs; forward error correction; network-on-chip; parity check codes; radio receivers; turbo codes; CMOS; WiMAX decoder; bit rate 70 Mbit/s; forward error correction unit; multi-standard decoders; network-on-chip; size 90 nm; turbo/LDPC decoder architecture; wireless receivers; Computer architecture; Decoding; Iterative decoding; Routing; Throughput; WiMAX; Flexibility; LDPC Decoder; NoC; VLSI; Wireless communications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176715
Filename :
6176715
Link To Document :
بازگشت