DocumentCode :
1657667
Title :
Feasibility of fixed-point transversal adaptive filters in FPGA devices with embedded DSP blocks
Author :
Lin, Andrew Y. ; Gugel, Karl S. ; Príncipe, Josè C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Florida Univ., Gainesville, FL, USA
fYear :
2003
Firstpage :
157
Lastpage :
160
Abstract :
Transversal adaptive filters for digital signal processing have traditionally been implemented into DSP processors due to their ability to perform fast floating-point arithmetic. However, with its growing die size as well as incorporating the embedded DSP block, the FPGA devices have become a serious contender in the signal processing market. Although it is not yet feasible to use floating-point arithmetic in modern FPGAs, it is sufficient to use fixed-point arithmetic and still achieve tap-weight convergence for adaptive filters. This paper examines the feasibility of implementing an adaptive algorithm, namely the LMS algorithm, based on fixed-point arithmetic, using the Altera Stratix device.
Keywords :
adaptive filters; digital signal processing chips; field programmable gate arrays; fixed point arithmetic; least mean squares methods; Altera Stratix device; FPGA device; LMS algorithm; adaptive algorithm; die size; digital signal processing; embedded DSP block; field programmable gate array; fixed-point arithmetic; floating-point arithmetic; least mean square; tap-weight convergence; transversal adaptive filter; Adaptive algorithm; Adaptive filters; Adaptive signal processing; Convergence; Digital signal processing; Field programmable gate arrays; Fixed-point arithmetic; Floating-point arithmetic; Least squares approximation; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
Type :
conf
DOI :
10.1109/IWSOC.2003.1213026
Filename :
1213026
Link To Document :
بازگشت