DocumentCode :
1657713
Title :
VLSI implementation of very low-power motion estimator for scalable coding systems
Author :
Hsia, Shih-Chang
Author_Institution :
Dept. of Comput. & Commun. Eng., National Kaohsiung First Univ. of Sci. & Technol., Taiwan
fYear :
2003
Firstpage :
167
Lastpage :
170
Abstract :
Currently, various video formats, such as QCIF, CIF, CCIR601 and HDTV, are widely used in the world. Since their resolution is different, the processing speed required is different for motion estimation. Hence we need to design the specific hardware architecture for each format. In this study, we propose a flexible motion estimator to meet the processing speed of all formats with a common architecture, wherein there are four searching algorithms built to satisfy the various processing-time required. For applying to low-power systems, the computational kernel employs four processing-elements in this chip. With timing mode control, the throughput rate of the proposed motion estimator can achieve from 3k to 180k blocks to meet different applications while this chip works on 50MHz. The total gate count is less than 5k and the power dissipation is no more than 0.1mW in the worst case. Hence the very low-power motion estimation is appropriate for portable systems.
Keywords :
VLSI; digital signal processing chips; low-power electronics; motion estimation; system-on-chip; video coding; 0.1 mW; 50 MHz; VLSI implementation; computational kernel; gate count; motion estimation; power dissipation; scalable coding system; searching algorithm; throughput rate; timing mode control; very large scale integration; Computer architecture; HDTV; Hardware; Kernel; Motion control; Motion estimation; Power dissipation; Throughput; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
Type :
conf
DOI :
10.1109/IWSOC.2003.1213028
Filename :
1213028
Link To Document :
بازگشت