DocumentCode :
1657731
Title :
On effective flip-chip routing via pseudo single redistribution layer
Author :
Hsu, Hsin-Wu ; Chen, Meng-Ling ; Chen, Hung-Ming ; Li, Hung-Chun ; Chen, Shi-Hao
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung U., Hsinchu, Taiwan
fYear :
2012
Firstpage :
1597
Lastpage :
1602
Abstract :
Due to the advantage of flip-chip design in power distribution but controversial peripheral IO placement in lower design cost, redistribution layer (RDL) is usually used for such interconnection. Sometimes RDL is so congested that the capacity for routing is insufficient. Routing therefore cannot be completed within a single layer even for manual routing. Although [2] proposed a routing algorithm that uses two layers of RDLs, but in practice the required routing area is a little more than one layer. We overcome this problem by adopting the concept of pseudo single-layer. With the heuristics for routing on mapped channels and observations on staggered pins to relieve vertical constraints, the area of 2-layer routing can be minimized and the routability is 100%. Comparisons of routing results between manual design, the commercial tool, and the proposed method are presented. We have shown the effectiveness on a real industrial case: it originally required fully manual design, the proposed method can finish RDL routing automatically and effectively.
Keywords :
flip-chip devices; network routing; 2-layer routing; RDL routing; flip-chip design; flip-chip routing; mapped channels; peripheral IO placement; power distribution; pseudo single redistribution layer; redistribution layer; routing area; Routing; Substrates; Welding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176727
Filename :
6176727
Link To Document :
بازگشت