Title :
Design space exploration methodology for high-performance system-on-a-chip hardware cores
Author :
Sllame, Azeddien M.
Author_Institution :
Fac. of Eng., Tripoli, Libya
Abstract :
In this paper, we are proposing an efficient design space exploration methodology based on a component point of view to system-on-a-chip (SOC) designs. The core is described behaviorally in VHDL and then, to reach the final implementation, the design process goes through architecture selection, scheduling, pipelining and module selection processes. As it enters any phase, it is explored by a local exploration scheme incorporated within that phase. Therefore, at minimum, a 3D design space exploration methodology is always granted. However, the proposed methodology structure reflects the current state-of-the-art behavioral synthesis process.
Keywords :
circuit layout CAD; hardware description languages; high level synthesis; integrated circuit design; system-on-chip; SOC design; VHDL; architecture selection; design space exploration methodology; module selection process; pipelining process; scheduling process; system-on-a-chip hardware core; very high speed integrated circuit design description language; Design automation; Design engineering; Design methodology; Digital integrated circuits; Extraterrestrial measurements; Hardware; High level synthesis; Process design; Space exploration; System-on-a-chip;
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
DOI :
10.1109/IWSOC.2003.1213038