DocumentCode :
1658082
Title :
Pipelined sampled-delay focusing CMOS implementation for ultrasonic digital beamforming
Author :
Kassem, A. ; Wang, J. ; Khouas, A. ; Sawan, M. ; Boukadoum, M.
Author_Institution :
Dept. of Electr. Eng., Ecole Polytechnique de Montreal, Que., Canada
fYear :
2003
Firstpage :
247
Lastpage :
250
Abstract :
The real-time ultrasonic imaging system can be achieved using a digital beamforming (DBF) method. The critical part of the DBF is the real-time sampled-delay focusing (SDF) which requires a large number of memories (FIFO) to store the scanned information. The sampled-delay focusing technique is used to eliminate the use of the analog delay lines. This paper concerns the design and implementation of pipelined sampled-delay architecture for ultrasonic digital beamforming. The design uses a minimum size look-up memory to store the initial scan information as opposed to previous approaches. The circuit is implemented in CMOS 0.18 μm technology and the resulting active layout area is 0.14 mm2, while its total power consumption is below 40 mW.
Keywords :
CMOS digital integrated circuits; acoustic signal processing; biomedical equipment; biomedical ultrasonics; delay circuits; integrated circuit design; pipeline processing; power consumption; ultrasonic imaging; 0.18 micron; 40 mW; CMOS implementation; DBF method; FIFO; SDF; analog delay line; complementary metal oxide semiconductor; first in-first out; look-up memory; pipelined sampled-delay focusing; power consumption; scan information; ultrasonic digital beamforming; ultrasonic imaging system; Acoustic beams; Array signal processing; Circuits; Crystals; Delay; Digital signal processing; Focusing; Real time systems; Table lookup; Ultrasonic imaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
Type :
conf
DOI :
10.1109/IWSOC.2003.1213043
Filename :
1213043
Link To Document :
بازگشت