DocumentCode :
1658190
Title :
A new degradation mode of scaled p+ polysilicon gate pMOSFETs induced by bias temperature (BT) instability
Author :
Uwasawa, Ken´ichi ; Yamamoto, Toyoji ; Mogami, Tohru
Author_Institution :
Microelectron. Res. Labs., NEC Corp., Sagamihara, Japan
fYear :
1995
Firstpage :
871
Lastpage :
874
Abstract :
A new degradation mode induced by bias temperature (BT) instability is found in short channel p+ polysilicon gate (p +-gate) pMOSFETs. This instability, i.e. negative threshold voltage shift, increases significantly by reducing gate length due to the local degradation of gate oxide near the source/drain (S/D) edge, as a result of the electrochemical reaction between holes and oxide defects. This degradation is enhanced by boron penetration through the oxide from the p+-gate peculiar to p+-gate MOS structures. These results indicate that it is important to suppress BT instability of p+-gate pMOSFETs for scaling down CMOS devices
Keywords :
MOSFET; leakage currents; semiconductor device reliability; tunnelling; CMOS devices; MOS structures; bias temperature instability; degradation mode; electrochemical reaction; gate length; negative threshold voltage shift; scaled p+ polysilicon gate pMOSFETs; source/drain edge; Boron; Degradation; Interface states; MOS capacitors; MOSFETs; Microelectronics; Rapid thermal annealing; Temperature; Thermal stresses; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1995. IEDM '95., International
Conference_Location :
Washington, DC
ISSN :
0163-1918
Print_ISBN :
0-7803-2700-4
Type :
conf
DOI :
10.1109/IEDM.1995.499355
Filename :
499355
Link To Document :
بازگشت