Title :
The efficient bus arbitration scheme in SoC environment
Author :
Pyoun, Chang Hee ; Lin, Chi Ho ; Kim, Hi Seok ; Chong, Jong Wha
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
Abstract :
This paper presents the dynamic bus arbiter architecture for a system on chip design. The conventional bus-distribution algorithms, such as the static fixed priority and the round robin, show several defects that are bus starvation, and low system performance because of bus distribution latency in a bus cycle time. The proposed dynamic bus architecture is based on a probability bus distribution algorithm and uses an adaptive ticket value method to solve the impartiality and starvation problems. The simulation results show that the proposed algorithm reduces the buffer size of a master by 11% and decreases the bus latency of a master by 50%.
Keywords :
hardware-software codesign; integrated circuit design; processor scheduling; system-on-chip; SoC environment; adaptive ticket value method; bus arbitration scheme; bus cycle time; bus distribution algorithm; bus distribution latency; dynamic bus arbiter architecture; Bandwidth; Delay; Heuristic algorithms; Job shop scheduling; Round robin; Scheduling algorithm; System-on-a-chip; Time division multiplexing; Timing; Wheels;
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
DOI :
10.1109/IWSOC.2003.1213054