DocumentCode :
1658709
Title :
Design, simulation and implementation of a low-power digital decimation filter for G.232 standard
Author :
Babaii, Nikzad ; Nabavi, Abdolreza
Author_Institution :
Dept. of Electr. & Comput. Eng., Tarbiat Modarres Univ., Tehran, Iran
fYear :
2003
Firstpage :
390
Lastpage :
393
Abstract :
A power efficient multistage digital decimation filter for an ADSL modem is presented. In this design, a fractional delay (FD) filter with complex coefficients, a symmetric FIR filter, and a shift register are used to meet the requirements of the G.232 standard. The multistage architecture of the decimation filter consumes less than 28% of power consumed by single-stage implementation for oversampling ratio of 16. Although the order of the designed filter is low (16), it provides very accurate magnitude and group delay responses within the passband.
Keywords :
circuit CAD; digital filters; digital simulation; telecommunication standards; ADSL modem; G.232 standard; fractional delay filter; low-power digital decimation filter; shift register; symmetric FIR filter; Band pass filters; Delay; Digital filters; Distortion; Energy consumption; Finite impulse response filter; Frequency synchronization; Modems; Power filters; Speech coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
Type :
conf
DOI :
10.1109/IWSOC.2003.1213068
Filename :
1213068
Link To Document :
بازگشت