Title :
Hardware-efficient FPGA implementation of symbol & carrier synchronization for 16-QAM
Author :
Neelam, Sapta Girish
Author_Institution :
Central Res. Lab., Bharat Electron. Ltd., Hyderabad, India
Abstract :
This paper describes the hardware efficient implementation of Non data aided method for Symbol timing Synchronization and Carrier phase synchronization for 16-QAM on Kintex 7 FPGA using a feedback structure. Costas loop is used for Carrier phase synchronization and pre-filtering is done for Symbol timing Synchronization to extract the symbol timing information. The performance of the receiver is tested by subjecting it to AWGN during the transient state and steady state and the practical tested results are matching with the computer simulated results. The receiver performance is measured in fixed frequency mode for high data rate.
Keywords :
AWGN; feedback; filtering theory; quadrature amplitude modulation; radio receivers; software radio; synchronisation; 16-QAM; AWGN; Costas loop; Kintex 7 FPGA; carrier phase synchronization; feedback structure; hardware-efficient FPGA Implementation; nondata aided method; software defined radios; steady state; symbol & carrier synchronization; symbol timing information; symbol timing synchronization; transient state; Detectors; Field programmable gate arrays; Interpolation; Quadrature amplitude modulation; Synchronization; Transient analysis; 16-QAM; Carrier recovery; Cordic; FPGA design; Timing recovery;
Conference_Titel :
Advances in Computing, Communications and Informatics (ICACCI, 2014 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4799-3078-4
DOI :
10.1109/ICACCI.2014.6968199