DocumentCode :
1660442
Title :
A method for simulation of floating-gate UV-programmable circuits with application to three new 2-MOSFET digital circuits
Author :
Aunet, Snorre ; Berg, Yngvar ; Ytterdal, Trond ; Naess, Oivind ; Saether, T.
Author_Institution :
Dept. of Phys. Electron., Norwegian Univ. of Sci. & Technol., Trondheim, Norway
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
1035
Abstract :
We present some fundamental aspects on how UV-programmed floating-gate (FGUVMOS) circuits may be simulated using the AIM-Spice or Eldo simulators and the BSIM3v3 model. We introduce ways of implementing FGUVMOS binary logic simpler than previously reported. Reduction in transistor and capacitor count for some simple NAND and NOR gates are from three to two MOSFETs, and four to three capacitors, respectively. We also show some aspects of a reconfigurable two-transistor circuit capable of computing the CARRY´ function for a FULL-ADDER using two MOSFETs, which is more than 90 percent reduction in transistor count compared to earlier reported FGUVMOS circuits
Keywords :
MOS logic circuits; SPICE; circuit simulation; logic CAD; logic gates; AIM-Spice; BSIM3v3 model; CARRY function; Eldo simulators; MOSFET; NAND gates; NOR gates; UVprogrammed floating-gate circuits; reconfigurable two-transistor circuit; Capacitors; Circuit simulation; Digital circuits; Informatics; Intrusion detection; MOS devices; MOSFETs; Neurons; Nonvolatile memory; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
Type :
conf
DOI :
10.1109/ICECS.2001.957658
Filename :
957658
Link To Document :
بازگشت