DocumentCode :
1660627
Title :
Clock jitter insensitive continuous-time /spl Sigma//spl Delta/ modulators
Author :
Ortmanns, Maurits ; Gerfers, Friedel ; Manoli, Eannos
Author_Institution :
Inst. of Microelectron., Saarbrucken Univ., Germany
Volume :
2
fYear :
2001
Firstpage :
1049
Abstract :
Timing errors due to clock jitter are one of the most severe problems, when building continuous time (CT) SigmaDelta modulators. This is due to a strong dependence of the modulator resolution on the timing errors of the clock. The methodology presented in this paper allows the implementation of jitter insensitive CT EA modulators. Therefore a modified switched capacitor feedback structure has been derived to reduce the sensitivity to clock jitter, while keeping the advantages of the CT design concerning speed and power. The problem of jitter noise is investigated analytically, and the new approach is described. An easy method to implement CT modulators with the shown jitter insensitivity is presented. Finally the constraints of the approach are shown.
Keywords :
circuit feedback; circuit noise; circuit simulation; network synthesis; sigma-delta modulation; timing jitter; clock jitter; continuous time modulators; modified switched capacitor feedback; ofjitter noise; sensitivity; timing errors; Capacitors; Clocks; Delta modulation; Feedback; Filters; Jitter; Noise figure; Pulse modulation; Sampling methods; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Conference_Location :
Malta
Print_ISBN :
0-7803-7057-0
Type :
conf
DOI :
10.1109/ICECS.2001.957666
Filename :
957666
Link To Document :
بازگشت