• DocumentCode
    166153
  • Title

    Optimized hardware for suboptimal software: The case for SIMD-aware benchmarks

  • Author

    Cebrian, Juan M. ; Jahre, Magnus ; Natvig, Lasse

  • Author_Institution
    Dept. of Comput. & Inf. Sci. (IDI), NTNU, Trondheim, Norway
  • fYear
    2014
  • fDate
    23-25 March 2014
  • Firstpage
    66
  • Lastpage
    75
  • Abstract
    Evaluation of new architectural proposals against real applications is a necessary step in academic research. However, providing benchmarks that keep up with new architectural changes has become a real challenge. If benchmarks don´t cover the most common architectural features, architects may end up under/over estimating the impact of their contributions. In this work, we extend the PARSEC benchmark suite with SIMD capabilities to provide an enhanced evaluation framework for new academic/industry proposals. We then perform a detailed energy and performance evaluation of this commonly used application set on different platforms (Intel® and ARM® processors). Our results show how SIMD code alters scalability, energy efficiency and hardware requirements. Performance and energy efficiency improvements depend greatly on the fraction of code that we can actually vectorize (up to 50×). Our enhancements are based in a custom built wrapper library compatible with SSE, AVX and NEON to facilitate general vectorization. We aim to distribute the source code to reinforce the evaluation process of new proposals for computing systems.
  • Keywords
    benchmark testing; energy conservation; microprocessor chips; multi-threading; power aware computing; reduced instruction set computing; AVX; NEON; PARSEC benchmark suite; SIMD code; SIMD-aware benchmarks; SSE; code vectorization; custom built wrapper library; energy efficiency; energy evaluation; general vectorization; hardware requirements; optimized hardware; performance evaluation; single instruction multiple data; source code; suboptimal software; Benchmark testing; Bridges; Hardware; Libraries; Program processors; Registers; Runtime; Benchmarking; Energy Efficiency; MSRs; Performance Analysis; SIMD; Vectorization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Performance Analysis of Systems and Software (ISPASS), 2014 IEEE International Symposium on
  • Conference_Location
    Monterey, CA
  • Print_ISBN
    978-1-4799-3604-5
  • Type

    conf

  • DOI
    10.1109/ISPASS.2014.6844462
  • Filename
    6844462