Title :
System-level dependability analysis with RT-level fault injection accuracy
Author :
Leveugle, R. ; Cimonnet, D. ; Ammari, A.
Author_Institution :
TIMA Lab., Grenoble, France
Abstract :
Fault injection techniques are increasingly used when designing a circuit, in order to analyze the potential cases in which a fault could lead to an application failure. In most experiments, such failures were simply defined as erroneous responses of the circuit. However, in many cases, an erroneous response does not necessarily lead to a failure at the application level, even when the discrepancy with the nominal behavior has a long duration. An accurate but high-level modeling of the complete system is therefore required to discriminate real failure conditions from non-critical errors. On the opposite, performing fault injections on a very high level modeling of the circuit functions does not allow a designer to analyze the effect of real faults potentially occurring in the field, such as bit-flips in internal registers. Injections must therefore be performed using a RT level (or lower level) modeling of the circuit, connected to the system-level modeling of the environment. This paper presents an approach for such mixed-level dependability analyses and reports on a case study.
Keywords :
CMOS integrated circuits; error analysis; failure analysis; fault simulation; integrated circuit design; integrated circuit modelling; CMOS technologies; RT level modeling; RT-level fault injection accuracy; application level failure; bit-flips; circuit design; circuit functions; erroneous circuit responses; fault injection techniques; fault injections; high-level modeling; internal registers; mixed-level dependability analysis; nominal behavior discrepancy; noncritical errors; real failure conditions; system-level dependability analysis; system-level modeling; very high level modeling; Automotive engineering; CMOS technology; Circuit faults; Failure analysis; Hardware design languages; Laboratories; Mathematical model; Performance analysis; Registers; Semiconductor device modeling;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2004. DFT 2004. Proceedings. 19th IEEE International Symposium on
Print_ISBN :
0-7695-2241-6
DOI :
10.1109/DFTVS.2004.1347870