DocumentCode :
1661557
Title :
Comparing layouts with HDL models: a formal verification technique
Author :
Kam, Timothy ; Subrahmanyam, P.A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1992
Firstpage :
588
Lastpage :
591
Abstract :
The authors discuss a formal verification technique using binary decision diagrams (BDDs) for comparing the functionality of a transistor netlist extracted from a layout with a design description in a hardware description language (HDL). A state machine is first abstracted from a transistor netlist, given information relating to clock signals and clock models. The resulting state machine behavior is then compared with another that is derived from the HDL description. The basic ingredients of the technique used can be directly applied (or, in other cases, extended) to various related contexts of interest
Keywords :
circuit layout CAD; finite state machines; formal verification; specification languages; HDL models; binary decision diagrams; clock models; clock signals; design description; formal verification; functionality; hardware description language; state machine; transistor netlist; Boolean functions; Circuit simulation; Circuit synthesis; Clocks; Data structures; Feedback circuits; Formal verification; Geometry; Hardware design languages; Heuristic algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
Type :
conf
DOI :
10.1109/ICCD.1992.276220
Filename :
276220
Link To Document :
بازگشت