DocumentCode :
1661588
Title :
An application-independent delay testing methodology for island-style FPGA
Author :
Peng, Yen-Lin ; Liou, Jing-Jia ; Huang, Chih-Tsun ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2004
Firstpage :
478
Lastpage :
486
Abstract :
A novel fault model for detecting delay defects of FPGAs is proposed in this paper. Our fault model assumes that a target segment can be covered by a shortest path which is realizable in an FPGA, and the path will guarantee to detect delay defects which affect the performance of the segment. Given the proposed fault model, we also developed a framework to search for the target paths and find appropriate tests, which is independent to the size of FPGAs. Several methods are also proposed to minimize the number of test configurations (the test time). The tests can achieve a high coverage of delay defects with reasonable test time.
Keywords :
fault location; field programmable gate arrays; integrated circuit modelling; integrated circuit testing; logic simulation; logic testing; application-independent delay testing methodology; defect coverage; delay defect detection; fault model; island-style FPGA; path delay fault; segment delay fault; target paths; target segment; test configurations; test time; Circuit faults; Circuit testing; Delay effects; Electrical fault detection; Field programmable gate arrays; Logic; Samarium; Switches; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2004. DFT 2004. Proceedings. 19th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2241-6
Type :
conf
DOI :
10.1109/DFTVS.2004.1347873
Filename :
1347873
Link To Document :
بازگشت