Title :
Synthesis of multiple bus/functional unit architectures implementing neural networks
Author :
Haroun, Baher ; Torbey, Elie
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
Abstract :
An automated architectural synthesis methodology for implementing digital neural networks is presented. The synthesis approach uses heuristics and is based on VLSI multiple-bus/functional-unit architectures with internal parallelism. The synthesis methodologies and tradeoffs as well as the features of the architectures are presented. The architectures resulting from the synthesis tool outperform other architectures for the same applications
Keywords :
CMOS integrated circuits; VLSI; circuit CAD; neural nets; CMOS IC; VLSI; automated architectural synthesis methodology; heuristics; internal parallelism; multiple bus/functional unit architectures; neural networks; synthesis methodologies; Artificial neural networks; Clocks; Computer architecture; Digital signal processing; Network synthesis; Neural networks; Parallel processing; Registers; Signal processing algorithms; Very large scale integration;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
DOI :
10.1109/ICCD.1992.276243