DocumentCode :
1662190
Title :
IBM single chip RISC processor (RSC)
Author :
Moore, C.R. ; Balser, D.M. ; Muhich, J.S. ; East, R.E.
Author_Institution :
IBM Corp., Austin, TX, USA
fYear :
1992
Firstpage :
200
Lastpage :
204
Abstract :
A highly integrated single-chip microprocessor is described that combines a powerful RISC architecture and superscalar machine organization with system design optimizations appropriate for low cost workstation applications. This RISC single-chip (RSC) processor can dispatch up to two instructions per cycle and concurrently execute up to three instructions per cycle. The design integrates a fixed-point execution unit, a floating-point execution unit, an in-page branch unit, an 8-Kbyte unified cache, a memory management unit, a DMA controller, an interrupt controller, ECC on the memory interface, a real-time clock and decrementer, built-in self-test, and a versatile engineering support processor interface on a single die
Keywords :
IBM computers; microprocessor chips; reduced instruction set computing; 8-Kbyte unified cache; DMA controller; ECC; IBM single chip RISC processor; built-in self-test; decrementer; fixed-point execution unit; floating-point execution unit; in-page branch unit; interrupt controller; memory management unit; real-time clock; single-chip microprocessor; superscalar machine organization; system design optimizations; versatile engineering support processor interface; Built-in self-test; Clocks; Cost function; Design optimization; Engineering management; Error correction codes; Memory management; Microprocessors; Reduced instruction set computing; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
Type :
conf
DOI :
10.1109/ICCD.1992.276248
Filename :
276248
Link To Document :
بازگشت