DocumentCode :
1662327
Title :
Three dimensional circuit oriented electromagnetic modeling for VLSI interconnects
Author :
Heeb, H. ; Ruehli, A.E. ; Bracken, J.E. ; Rohrer, R.A.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1992
Firstpage :
218
Lastpage :
221
Abstract :
A general approach for modeling 3-D layout geometries is presented. In particular, the partial-element equivalent circuit (PEEC) technique has been used successfully to model interconnect structures for chips and packages. The technique, which is circuit based, permits the electrical modeling of arbitrary 3-D geometries and allows 3-D transmission line properties to be analyzed. Recently, the technique has been extended to include retardation and dielectric layers. The authors have experimented with the use of the asymptotic waveform evaluation (AWE) approach to speed up the solution of the resulting circuit equations
Keywords :
VLSI; circuit analysis computing; circuit layout CAD; electromagnetic interference; packaging; 3-D layout geometries; 3D circuit oriented EM modelling; VLSI interconnects; asymptotic waveform evaluation; chips; dielectric layers; electrical modeling; packages; partial-element equivalent circuit; retardation; Costs; Dielectrics; Electromagnetic modeling; Equations; Equivalent circuits; Frequency; Integrated circuit interconnections; Performance analysis; Semiconductor device packaging; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
Type :
conf
DOI :
10.1109/ICCD.1992.276253
Filename :
276253
Link To Document :
بازگشت