Title :
On-chip transparent wire pipelining
Author :
Casu, Mario R. ; Macchiarulo, Luca
Author_Institution :
Dipt. di Elettronica, Politecnico di Torino, Italy
Abstract :
Wire pipelining has been proposed as a viable mean to break the discrepancy between decreasing gate delays and increasing wire delays in deep-submicron technologies. Far from being a straightforwardly applicable technique, this methodology requires a number of design modifications in order to insert it seamlessly in the current design flow. In this paper, we briefly survey the methods presented by other researchers in the field and then we thoroughly analyze the solutions we recently proposed, ranging from system-level wire pipelining to physical design aspects.
Keywords :
integrated circuit design; pipeline processing; system-on-chip; wires (electric); deep submicron technology; gate delays; on-chip transparent wire pipelining; system level wire pipelining; wire delays; Clocks; Delay; Frequency estimation; Integrated circuit interconnections; Libraries; Logic; Pipeline processing; System-on-a-chip; Throughput; Wire;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2004. ICCD 2004. Proceedings. IEEE International Conference on
Print_ISBN :
0-7695-2231-9
DOI :
10.1109/ICCD.2004.1347916