DocumentCode :
1662753
Title :
Impact of gate capping and SOI thickness with compressive stresses on partially depleted MOSFETs
Author :
Chang, Wen-Teng ; Lin, Jian-An ; Li, Ming-Feng
Author_Institution :
Dept. of Electr. Eng., Nat. Univ. of Kaohsiung, Kaohsiung, Taiwan
fYear :
2010
Firstpage :
246
Lastpage :
249
Abstract :
Silicon nitride gate capping by contact etch-stop layer (CESL) was used in this study to induce high and low tensile and compressive stresses on 50-, 70-, and 90-nm thick silicon-oninsulator (SOI) n-/p-MOSFETs. The devices with thicker SOI show a higher interface state, particularly the highly strained devices, although they exhibit higher mobility. The carrier mobilities of different CESL configurations are sensitive to the tSOI effect, but the carrier mobilities of different tSOI are less sensitive to external compressive stress compared with those of CESL configurations. The CESL-induced compressive devices show higher piezoresistive coefficients than the tensile CESL devices, yielding an external stress of up to about 45.7 MPa for both longitudinal and transverse configurations. This probably results from nonlinear stress-strain relations on the CESLinduced strained channel.
Keywords :
MOSFET; carrier mobility; etching; silicon-on-insulator; stress-strain relations; CESL induced strained channel; SOI thickness; carrier mobility; compressive stresses; contact etch-stop layer; gate capping; nonlinear stress-strain relations; partially depleted MOSFET; piezoresistive coefficients; MOSFET circuits; MOSFETs; capping gate; contact etch-stop layer; piezoresistive coefficients; silicon-on-insulator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2010 International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4244-6693-1
Type :
conf
DOI :
10.1109/ISNE.2010.5669151
Filename :
5669151
Link To Document :
بازگشت