DocumentCode :
1663163
Title :
An 800MHz 320mW 16-core processor with message-passing and shared-memory inter-core communication mechanisms
Author :
Yu, Zhiyi ; You, Kaidi ; Xiao, Ruijin ; Quan, Heng ; Ou, Peng ; Ying, Yan ; Yang, Haofan ; Jing, Ming´e ; Zeng, Xiaoyang
Author_Institution :
Fudan Univ., Shanghai, China
fYear :
2012
Firstpage :
64
Lastpage :
66
Abstract :
Almost all multicore processors use a shared-memory architecture due to its simple programming model. Recently, however, the message-passing mechanism is also drawing attention due to its potentially better scalability. In this work, we demonstrate that a hybrid communication mechanism supporting both message passing and shared memory can provide both higher performance and energy efficiency. This 16-core processor has 3 key features: (1) A cluster-based hierarchical architecture supporting both shared-memory and message-passing communication. (2) A cache-free memory hierarchy with an extended register file, small private memory and moderate shared memory to avoid complex cache coherence issues and achieve high energy efficiency by keeping data accesses local. (3) A hardware-aided mailbox mechanism to accelerate the synchronization procedure between different processor nodes. With these techniques, our multicore processor can provide high performance for many applications. Chip test results show that its maximum clock frequency is 800MHz and typical power consumption is 320mW, when running basic applications with clock gating at 1.2V at room temperature.
Keywords :
cache storage; message passing; microprocessor chips; shared memory systems; 16-core processor; cache coherence; cache-free memory hierarchy; chip test; cluster-based hierarchical architecture; energy efficiency; frequency 800 MHz; hardware-aided mailbox mechanism; hybrid communication mechanism; message-passing mechanism; multicore processor; power 320 mW; register file; shared-memory architecture; shared-memory intercore communication mechanism; synchronization procedure; voltage 1.2 V; Clocks; Computer architecture; Decoding; Parity check codes; Program processors; Registers; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6176931
Filename :
6176931
Link To Document :
بازگشت