DocumentCode
1663238
Title
A 100Ms/s 12-bit 1.8V low power switched capacitor class A/B sample-and-hold amplifier
Author
Kuo, Ko-Chi ; Chen, Bo-Hua
Author_Institution
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear
2010
Firstpage
162
Lastpage
165
Abstract
The sample and hold amplifier plays an important role in the front end of an analog to digital converter. In this work, a low power, high resolution, and high speed sample and hold amplifier is presented. The architecture of the proposed mainly adapts the class A/B folded cascode amplifier with a gain boosting technique and a switch capacitor common mode feedback scheme. The performance comparisons among different designs show that the proposed work achieves the lowest power consumption. The operation speed of the proposed design is 100Ms/s for a 12-bit resolution ADC by using the TSMC 0.18-μm CMOS technology process and 1.8V power supply.
Keywords
amplifiers; analogue-digital conversion; low-power electronics; switched capacitor networks; analog to digital converter; class A/B sample-and-hold amplifier; high resolution; high speed sample; low power switched capacitor; switch capacitor; voltage 1.8 V; Boosting; Electronic mail; Fabrication; Facsimile; Switches; Transistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Next-Generation Electronics (ISNE), 2010 International Symposium on
Conference_Location
Kaohsiung
Print_ISBN
978-1-4244-6693-1
Type
conf
DOI
10.1109/ISNE.2010.5669172
Filename
5669172
Link To Document