DocumentCode
1663772
Title
Delay prediction for technology-independent logic equations
Author
Gutwin, Paul T. ; McGeer, Patrick C. ; Brayton, Robert K.
Author_Institution
EECS Dept., California Univ., Berkeley, CA, USA
fYear
1992
Firstpage
468
Lastpage
471
Abstract
A technology-independent delay model is introduced. This model assumes that the technology mapper will attempt modest local restructuring of the network. It models the restructuring by producing a staggered network for each gate based on the arrival times of the fan-in signals. The delay of the network is calculated using the staggered network, and when compared to the delay reported by technology mapping, is found to be accurate and efficiently obtained
Keywords
circuit CAD; delays; logic CAD; arrival times; delay model; fan-in signals; staggered network; technology mapping; technology-independent logic equations; Boolean functions; Combinational circuits; Delay effects; Design automation; Equations; Libraries; Logic; Predictive models; Vegetation mapping; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location
Cambridge, MA
Print_ISBN
0-8186-3110-4
Type
conf
DOI
10.1109/ICCD.1992.276317
Filename
276317
Link To Document