Title :
Architectural synthesis of digital signal processing applications dedicated to submicron technologies
Author :
Casseau, Emmanuel ; Jego, Christophe ; Martin, Eric
Author_Institution :
LESTER Lab., Univ. de Bretagne Sud, Lorient, France
fDate :
6/23/1905 12:00:00 AM
Abstract :
Architectural synthesis is an efficient design process that reduces the gap between algorithms and architectures by raising the abstraction level. However, this process currently does not take the VLSI circuit interconnection cost into account whereas this cost becomes predominant using submicron technologies. In this paper, an interconnection cost analysis at the behavioural level is performed in order to provide rapid prototyping results and to direct the synthesis process with additional path constraints. Results are presented showing the interest of this approach
Keywords :
VLSI; data flow graphs; high level synthesis; integrated circuit economics; integrated circuit interconnections; integrated circuit layout; signal processing; DSP applications; VLSI circuit interconnection cost; abstraction level; architectural synthesis; behavioural level; data flow graph; digital signal processing applications; interconnection cost analysis; path constraints; rapid prototyping; submicron technologies; Algorithm design and analysis; Circuit synthesis; Costs; Digital signal processing; Integrated circuit interconnections; Performance analysis; Process design; Signal processing algorithms; Signal synthesis; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
DOI :
10.1109/ICECS.2001.957799