DocumentCode :
1664150
Title :
A 1.5-to-5.0GHz input-matched +2dBm P1dB all-passive switched-capacitor beamforming receiver front-end in 65nm CMOS
Author :
Soer, Michiel ; Klumperink, Eric ; Nauta, Bram ; Van Vliet, Frank
Author_Institution :
Univ. of Twente, Enschede, Netherlands
fYear :
2012
Firstpage :
174
Lastpage :
176
Abstract :
Phased arrays in CMOS for consumer communication bands aim to enhance receiver performance by exploiting beamforming with antenna arrays. Sensitivity increases with the number of antenna elements through array gain and interferers can be cancelled through the spatial filtering of the beam pattern [1]. For the latter, the linearity of the receiver before the beamforming summing point becomes a bottleneck as interferers are not cancelled yet. Phase shifting in the LO domain reduces the complexity in the signal path and enables the use of linear signal blocks, but has high requirements on the multiphase LO generation [2]. On the other hand, a switched-capacitor phase shifter can be very linear, but is limited by the linearity of the necessary input matching and element summing gm-stages [3]. This paper proposes a fully passive phased-array receiver front-end which implements impedance matching, phase shifting and element summing with only switched-capacitor stages for a high linearity.
Keywords :
CMOS integrated circuits; antenna phased arrays; array signal processing; impedance matching; interference suppression; phase shifters; radio receivers; spatial filters; switched capacitor filters; CMOS; LO domain; antenna arrays; antenna elements; array gain; beam pattern; beamforming summing point; consumer communication bands; element summing gm-stages; frequency 1.5 GHz to 5.0 GHz; impedance matching; input matching; input-matched all-passive switched-capacitor beamforming receiver front-end; interference cancelation; linear signal blocks; multiphase LO generation; passive phased-array receiver front-end; phase shifting; phased arrays; receiver performance; sensitivity; signal path; size 65 nm; spatial filtering; switched-capacitor phase shifter; switched-capacitor stages; Array signal processing; Capacitors; Clocks; Finite element methods; Mixers; Receivers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6176965
Filename :
6176965
Link To Document :
بازگشت