Title :
System-level modeling of dynamically reconfigurable hardware with SystemC
Author :
Pelkonen, Antti ; Masselos, Kostas ; Cupák, Miroslav
Author_Institution :
VTT Electron., Oulu, Finland
Abstract :
To cope with the increasing demand for higher computational power and flexibility, dynamically reconfigurable blocks have become an important part inside a system-on-chip. Several methods have been proposed to incorporate their reconfiguration aspects into a design flow. They all lack either an interface to commercially available and industrially used tools or are restricted to a single vendor or technology environment. Therefore a methodology for modeling of dynamically reconfigurable blocks at the system-level using SystemC 2.0 is presented. The high-level model is based on a multi-context representation of the different functionalities that will be mapped on the reconfigurable block during different run-time periods. By specifying the estimated times of context-switching and active-running in the selected functionality modes, the methodology allows us to do true design space exploration at the system-level, without the need to map the design first to an actual technology implementation.
Keywords :
parallel architectures; reconfigurable architectures; system-on-chip; SystemC 2.0; active-running; context-switching; dynamically reconfigurable blocks; dynamically reconfigurable hardware; multi-context representation; system-level modeling; system-on-chip; Application specific integrated circuits; Costs; Field programmable gate arrays; Hardware; Manufacturing; Power system modeling; Runtime; Space exploration; Space technology; System-on-a-chip;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2003. Proceedings. International
Print_ISBN :
0-7695-1926-1
DOI :
10.1109/IPDPS.2003.1213321