DocumentCode :
1664867
Title :
A 6T SRAM with a carrier-injection scheme to pinpoint and repair fails that achieves 57% faster read and 31% lower read energy
Author :
Miyaji, Kousuke ; Suzuki, Toshikazu ; Miyano, Shinji ; Takeuchi, Ken
Author_Institution :
Univ. of Tokyo, Tokyo, Japan
fYear :
2012
Firstpage :
232
Lastpage :
234
Abstract :
Decreasing operating margins due to random variations is a key issue for voltage scaling in SRAM technology. It is particularly severe for half-select disturb because both write and read occur at the same row. While a wordline (WL) voltage assist technique [1] does not improve half-select disturbs, a negative bitline (BL) scheme [2] or asymmetric pass gate (PG) transistor with higher VTH during read [3] can be effective for mitigating half-select disturbs. While these techniques can increase operating margins, they cannot specifically target cells to correct for random variations.
Keywords :
SRAM chips; transistors; 6T SRAM; asymmetric pass gate transistor; carrier-injection scheme; negative bitline scheme; voltage scaling; wordline voltage assist technique; Arrays; Current measurement; Delay; Logic gates; Maintenance engineering; Random access memory; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6176989
Filename :
6176989
Link To Document :
بازگشت