DocumentCode :
1664901
Title :
High Level Synthesis Framework for a Coarse Grain Reconfigurable Architecture
Author :
Malik, Omer ; Hemani, Ahmed ; Shami, Muhammad Ali
Author_Institution :
Dept. of Electron. Syst., R. Inst. of Technol., Stockholm, Sweden
fYear :
2010
Firstpage :
1
Lastpage :
6
Abstract :
A High Level Synthesis Framework for mapping DSP algorithms on a Coarse Grain Reconfigurable Architecture is presented. Behavioral specification of the algorithm in C is specified with pragmas in comments and the tool generates configware after performing timing and synchronization synthesis. Pragmas identify SIMD type concurrency and sweep the architectural space with allocation and binding annotations to produce implementations from fully serial to fully parallel. This allows user to stay at algorithmic level and guide the HLS tool to search a restricted architectural space bounded by the pragmas thus making the synthesis process more efficient and predictable.
Keywords :
digital signal processing chips; high level synthesis; reconfigurable architectures; DSP algorithms; SIMD; coarse grain reconfigurable architecture; high level synthesis framework; Computer architecture; Digital signal processing; Finite impulse response filter; Resource management; Synchronization; CGRA; High Level Language; High level synthesis; Symbolic Assembler;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2010
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8972-5
Electronic_ISBN :
978-1-4244-8971-8
Type :
conf
DOI :
10.1109/NORCHIP.2010.5669439
Filename :
5669439
Link To Document :
بازگشت