DocumentCode :
1665285
Title :
A new reconfigurable hardware architecture for high throughput networking applications and its design methodology
Author :
Meribout, Mahmoud ; Motomura, Masato
Author_Institution :
Sultan Qaboos Univ., Muscat, Oman
fYear :
2003
Abstract :
Recent efforts to add new services to the Internet have increased the interest in designing flexible routers that are easy to extend and evolve. This paper describes a new hardware architecture based on dynamic reconfigurable logic (DRL) for high throughput networking applications. It mainly focuses on the content-based router and on how to schedule efficiently its computation time. This scheduling task is difficult because of the various features of the underlying hardware such as multicontext, control-data path architecture and memory interface. Experimental results show some improvements over most recent network processors as well as a better hardware synthesis methodology.
Keywords :
Internet; dynamic scheduling; logic circuits; parallel architectures; processor scheduling; reconfigurable architectures; routing protocols; Internet; content-based router; control-data path architecture; dynamic reconfigurable logic; flexible routers; hardware synthesis; high throughput networking; memory interface; multicontext; reconfigurable hardware architecture; scheduling task; Circuits; Computer architecture; Design methodology; Hardware; Processor scheduling; Protocols; Reconfigurable logic; Telecommunication traffic; Throughput; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2003. Proceedings. International
ISSN :
1530-2075
Print_ISBN :
0-7695-1926-1
Type :
conf
DOI :
10.1109/IPDPS.2003.1213337
Filename :
1213337
Link To Document :
بازگشت