DocumentCode :
1665963
Title :
Generic partial dynamic reconfiguration controller for fault tolerant designs based on FPGA
Author :
Straka, Martin ; Kastil, Jan ; Kotasek, Zdenek
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
fYear :
2010
Firstpage :
1
Lastpage :
4
Abstract :
In recent years, many techniques for self repairing of the systems implemented in FPGA were developed and presented. The basic problem of these approaches is bigger overhead of unit for controlling of the partial reconfiguration process. Moreover, these solutions generally are not implemented as fault tolerant system. In this paper, a small and flexible generic partial dynamic reconfiguration controller implemented inside FPGA is presented. The basic architecture and usage of the controller in the FPGA-based fault tolerant structure are described. The implementation of controller as fault tolerant component is described as well. The basic features and synthesis results of controller for Xilinx FPGA and comparison with MicroBlaze solution are presented.
Keywords :
fault tolerance; field programmable gate arrays; logic design; FPGA; fault tolerant design; fault tolerant structure; fault tolerant system; generic partial dynamic reconfiguration controller; partial reconfiguration process; self repairing; Computer architecture; Fault tolerance; Fault tolerant systems; Field programmable gate arrays; Safety; Synchronization; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2010
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8972-5
Electronic_ISBN :
978-1-4244-8971-8
Type :
conf
DOI :
10.1109/NORCHIP.2010.5669477
Filename :
5669477
Link To Document :
بازگشت