Title :
A 14b extended counting ADC implemented in a 24Mpixel APS-C CMOS image sensor
Author :
Kim, Jae-hong ; Jung, Wun-ki ; Lim, Seung-hyun ; Park, Yu-jin ; Choi, Won-ho ; Kim, Yun-jung ; Kang, Chang-eun ; Shin, Ji-hun ; Choo, Kyo-jin ; Lee, Won-baek ; Heo, Jin-kyeong ; Kim, Byung-jo ; Kim, Se-jun ; Kwon, Min-ho ; Yoo, Kwi-sung ; Seo, Jin-ho ; Ha
Author_Institution :
Samsung Electron., Yongin, South Korea
Abstract :
The demand for high-quality and high-speed imaging has increased. Column-parallel ≥14b A/D conversion is one of the major approaches to meet these requirements in CMOS image sensors (CIS). Oversampling ADCs such as incremental delta-sigma (I-ΔΣ) ADCs are the solution for a high-resolution ADC having tolerance of analog component errors. Oversampling reduces input temporal noise as well as the quantization error of the ADC itself [1]. However, an I-ΔΣ ADC is also classified as a slow ADC because it requires exponential conversion time to get higher bit resolution. To reduce conversion time, there are two alternative methods: 1) higher-order modulation, and 2) two-step conversion such as an extended-counting technique [2]. In this paper, the extended-counting (EC) method is used since a high-order structure requires more complex hardware and greater power consumption [1,2]. For a general two-step ADC, coarse conversion restricts the total ADC resolution since it determines accuracy of the residue. However, an EC ADC overcomes the accuracy limitation, since the I-ΔΣ can improve its precision through oversampling. Moreover, oversampling also suppresses the noise of the pixel´s source follower. Our 14b EC ADC is a blend of a 1st-order I-ΔΣ ADC and a cyclic ADC to simultaneously get high resolution and high speed.
Keywords :
CMOS image sensors; analogue-digital conversion; delta-sigma modulation; 14b EC ADC; 14b extended counting ADC; 1st-order I-ΔΣ ADC; 24Mpixel APS-C CMOS image sensor; CIS; I-ΔΣ ADC; analog component errors; cyclic ADC; delta-sigma ADC; extended-counting method; high-quality imaging; high-resolution ADC; high-speed imaging; higher-order modulation; input temporal noise; power consumption; quantization error; two-step ADC; two-step conversion; CMOS image sensors; Clocks; Image resolution; Noise; Noise measurement; Signal resolution; Solid state circuits;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6177060