DocumentCode :
1667128
Title :
An ATM queue manager with multiple delay and loss priorities
Author :
Chao, H. Jonathan ; Uzun, Necdet
Author_Institution :
Polytech. Univ., New York, NY, USA
fYear :
1992
Firstpage :
308
Abstract :
The performances in cell loss, queuing delay, and standard deviation of four different service classes at the output queue on an asynchronous transfer mode (ATM) output-buffered switch are evaluated. An implementation architecture for the queue manager is proposed. The architecture allows all service classes to share the buffer until the buffer is filled up, and then cells with the lowest loss priority start to be discarded, i.e., the so-called push out scheme. The implementation architecture applies the concepts of fully distributed and highly parallel processing. to schedule the cells´ departing or discarding sequence. An implemented VLSI sequencer chip can be used to realize a queue manager that deals with multiple delay and loss priorities
Keywords :
VLSI; asynchronous transfer mode; delays; distributed processing; parallel processing; queueing theory; ATM output buffered switch; VLSI sequencer chip; architecture; asynchronous transfer mode; cell loss; distributed processing; loss priorities; multiple delay priorities; output queue; parallel processing; push out scheme; queue manager; queuing delay; standard deviation; Asynchronous transfer mode; Chaotic communication; Communication system traffic control; Delay; Jitter; Quality of service; Switches; Telecommunication traffic; Traffic control; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1992. Conference Record., GLOBECOM '92. Communication for Global Users., IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-0608-2
Type :
conf
DOI :
10.1109/GLOCOM.1992.276473
Filename :
276473
Link To Document :
بازگشت