Title :
A data scheduler for multi-context reconfigurable architectures
Author :
Sanchez-Elez, Marcos ; Fernandez, Milagros ; Hermida, Roman ; Maestre, Rafael ; Kurdahi, Fadi ; Bagherzadeh, Nader
Author_Institution :
Dept. de Arquitectura de Computadores y Automatica, Univ. Complutense, Madrid, Spain
fDate :
6/23/1905 12:00:00 AM
Abstract :
We present an approach to the problem of data scheduling for multi-context reconfigurable architectures targeting DSP applications. The main goal is to improve applications execution time, through the integration of the data scheduler within a compilation framework specifically conceived for these architectures. Some on-chip data storage is assumed to be available in the reconfigurable architecture. Therefore, the data scheduler tries to optimally exploit this storage, saving data transfers between on-chip and external memories. In order to do this, specific algorithms for data placement and replacement have been designed. We also show that a suitable data scheduling can decrease the number of operations required to implement the dynamic reconfiguration of the system.
Keywords :
data handling; digital signal processing chips; hardware-software codesign; reconfigurable architectures; scheduling; storage management; DSP; MorphoSys; data clusters; data placement; data replacement; data scheduling; on-chip data storage; reconfigurable architecture; reconfigurable computing systems; Computer architecture; Digital signal processing; Dynamic scheduling; Iron; Kernel; Memory management; Permission; Processor scheduling; Reconfigurable architectures; System performance;
Conference_Titel :
System Synthesis, 2001. Proceedings. The 14th International Symposium on
Print_ISBN :
1-58113-418-5
DOI :
10.1109/ISSS.2001.156553