DocumentCode :
1667286
Title :
Object oriented hardware synthesis and verification
Author :
Kuhn, T. ; Oppold, T. ; Schulz-Key, C. ; Winterholer, M. ; Rosenstiel, W. ; Edwards, M. ; Kashai, Y.
Author_Institution :
Tuebingen Univ., Germany
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
189
Lastpage :
194
Abstract :
The synthesis of hardware from object oriented specifications is presented. Our approach utilizes the e language that has been proven to be highly efficient for the verification of hardware. The e language is similar to Java and provides additional constructs for specification and verification of hardware. We describe an automated design flow for the synthesis of object oriented descriptions that tightly integrates simulation based verification. The usability of our approach is demonstrated by real-world examples.
Keywords :
computer architecture; data flow analysis; formal specification; formal verification; hardware-software codesign; object-oriented programming; concurrency analysis; control data flow analysis; e language; hardware modeling; hardware software codesign; hardware synthesis; object oriented specifications; verification; Design methodology; Hardware design languages; Java; Object oriented modeling; Software libraries; Software systems; System-level design; Time to market; Usability; World Wide Web;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Synthesis, 2001. Proceedings. The 14th International Symposium on
Print_ISBN :
1-58113-418-5
Type :
conf
DOI :
10.1109/ISSS.2001.156555
Filename :
957937
Link To Document :
بازگشت