DocumentCode :
166816
Title :
Design of a Logic-in-Memory Multiple-Valued Reconfigurable VLSI Based on a Bit-Serial Packet Data Transfer Scheme
Author :
Harada, Shingo ; Xu Bai ; Kameyama, Michitaka ; Fujioka, Y.
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2014
fDate :
19-21 May 2014
Firstpage :
214
Lastpage :
219
Abstract :
A new packet data transfer scheme (PDTS) is introduced to reduce a configuration/control memory (CCM) size of a multiple-valued dynamic reconfigurable VLSI based on a logic-in-memory architecture. In the PDTS, the CCM size for memory access is proportional not to the number of distributed memory modules in the reconfigurable VLSI, but to the number of read operations in all the memories. Thus, remarkable reduction of the CCM size can be achieved in comparison with the conventional control scheme. Moreover, the PDTS contributes to fine-grain ON/OFF control of the current sources in Differential-Pair Circuits (DPCs) utilizing flag information which indicates whether the data is valid or invalid.
Keywords :
VLSI; integrated circuit design; integrated memory circuits; multivalued logic; multivalued logic circuits; CCM size; DPC; PDTS; bit-serial packet data transfer scheme; configuration-control memory size reduction; current source; differential-pair circuits; distributed memory modules; fine-grain ON-OFF control; flag information; logic-in-memory multiple-valued reconfigurable VLSI design; memory access; multiple-valued dynamic reconfigurable VLSI; read operation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2014 IEEE 44th International Symposium on
Conference_Location :
Bremen
ISSN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2014.45
Filename :
6845023
Link To Document :
بازگشت