Title :
10–40 Gb/s I/O design for data communications
Author :
Ken Chang ; Carusone, Tony Chan ; Sheikholeslami, Ali ; Payne, Bryson ; Moyal, M. ; Stonick, J. ; Yamaguchi, Hitoshi
Author_Institution :
Xilinx, San Jose, CA, USA
Abstract :
The importance of I/O data rates beyond 10Gb/s is growing rapidly. Supporting these data rates introduces new challenges beyond those faced at lower data rates. The objective of this forum is to present both electrical and optical I/O approaches to meeting these challenges at the architecture and circuit levels. This forum commences with two talks offering an overview of circuits and systems issues in CMOS technology. They are followed by two presentations focusing on the challenges of 20Gb/s+ over electrical backplanes and very lossy electrical channels. The next talk compares conventional analog equalization versus digital (data converter based) approaches from a system perspective. The final two talks focus on optical solutions, highlighting the relative strengths and weaknesses of electrical and optical approaches. The forum concludes with a panel discussion providing the opportunity for participants to give feedback and ask questions. The forum is aimed at circuit designers and engineers working on high-speed wireline transceivers.
Keywords :
CMOS integrated circuits; data communication; equalisers; CMOS technology; I/O design; analog equalization; bit rate 10 Gbit/s to 40 Gbit/s; circuit levels; data communications; data rates; digital approaches; electrical I/O approaches; lossy electrical channels; optical I/O approaches; Tutorials;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6177115