DocumentCode :
1668816
Title :
A next generation diagnostic ATPG system using the Verilog HDL
Author :
Lynch, Michael L. ; Singer, Steven M.
Author_Institution :
Naval Underwater Syst. Center, Newport, RI, USA
fYear :
1997
Firstpage :
56
Lastpage :
63
Abstract :
This paper presents an approach for using the Verilog Hardware Description Language (HDL) together with artificial intelligence (AI) concepts such as genetic algorithms and neural networks in a next generation diagnostic automatic test pattern generation (ATPG) system. The test generation portion of the system is composed of four basic functional elements: optimizing test proposer, simulator, unsupervised pattern classifier and evaluator. The test proposer and the evaluator are implemented using a genetic algorithm (GA). The unsupervised pattern classifier is implemented with an adaptive resonance theory (ART) neural network. The model development portion of the system is composed of three basic functional elements: netlist generator (NG), component model library (CML) and automatic model builder (AMB). The paper addresses the use of the Verilog HDL in the netlist generator, automatic model builder, component model library and simulator functions. A circuit model development process is described which allows for the creation of the good circuit model as well as the fault models necessary as part of the ATPG system
Keywords :
ART neural nets; automatic testing; circuit analysis computing; digital simulation; genetic algorithms; hardware description languages; logic CAD; pattern classification; unsupervised learning; Verilog; adaptive resonance theory neural network; artificial intelligence; automatic model builder; automatic test pattern generation; circuit model development process; circuit simulation; component model library; diagnostic ATPG system; evaluator; genetic algorithms; hardware description language; netlist generator; neural networks; optimizing test proposer; unsupervised pattern classifier; Artificial intelligence; Artificial neural networks; Automatic test pattern generation; Circuits; Genetic algorithms; Hardware design languages; Libraries; Next generation networking; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Verilog HDL Conference, 1997., IEEE International
Conference_Location :
Santa Clare, CA
Print_ISBN :
0-8186-7955-7
Type :
conf
DOI :
10.1109/IVC.1997.588532
Filename :
588532
Link To Document :
بازگشت