DocumentCode :
1669340
Title :
A masked Correlated Power Noise Generator use as a second order DPA countermeasure to secure hardware AES cipher
Author :
Kamoun, Najeh ; Bossuet, Lilian ; Ghazel, Adel
Author_Institution :
CIRTA´´COM Lab., Univ. of Carthage, Ariana, Tunisia
fYear :
2011
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, authors propose a new Second Order Differential Power Analysis (SO-DPA) countermeasure for AES cipher. While published results for SO-DPA are proposing multiple masking solutions and the design of two independent True Random Number Generator (TRNG), the proposed design in this paper uses only one TRNG and combines a simple masking solution with the Correlated Power Noise generator (CPNG) countermeasure. This design optimization led to silicon area overhead reduction by 4% without including the area of the TRNG. Experimental results of FPGA-based hardware implementation are presented to highlight the robustness of the proposed design and its reduced complexity implementation.
Keywords :
circuit optimisation; cryptography; field programmable gate arrays; logic design; noise generators; random number generation; FPGA-based hardware implementation; TRNG; design optimization; differential power analysis; hardware AES cipher security; masked correlated power noise generator; second order DPA countermeasure; silicon area overhead reduction; true random number generator; Correlation; Cryptography; Field programmable gate arrays; Hardware; Noise generators; Power demand; Robustness; AES; DPA; Flash FPGA; countermeasures; hardware security;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2011 International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4577-2207-3
Type :
conf
DOI :
10.1109/ICM.2011.6177343
Filename :
6177343
Link To Document :
بازگشت