Title :
A Quality of Service Network on Chip based on a new priority arbitration mechanism
Author :
Wissem, Chouchene ; Attia, Brahim ; Noureddine, Abid ; Zitouni, Abdelkrim ; Tourki, Rached
Author_Institution :
Electron. & Micro-Electron. Lab., Monastir Univ., Monastir, Tunisia
Abstract :
Multiprocessor system-on-chip (MP-SoC) platforms are emerging as an important trend for SoC design. Network on Chips (NoC) become the preferred on-chip communication platform for current and future SoC architectures. In this paper, we present the design of a new on chip network with Quality-of Service (QoS) support. The proposed routers use new dynamic arbitration architecture with a priority-based scheduler to differentiate between multiple packets with various QoS requirements. A wormhole input queued 2-D mesh router was created to verify the capability of our router. Various parameterized designs were synthesized to provide a comparative study with other implementations in FPGA technology, with different flit size. Finally, a performance study in terms of average latency and throughput of 4×4 mesh 2-D network was conducted to prove the benefit of using the QoS packets and finding the saturation point.
Keywords :
field programmable gate arrays; network routing; network-on-chip; quality of service; scheduling; 4×4 mesh 2D network throughput; FPGA technology implementation; MP-SoC design; NoC; QoS packet; dynamic arbitration architecture; multiprocessor system-on-chip design; network on chip; new priority arbitration mechanism; on-chip communication platform; priority-based scheduler; quality of service; saturation point; wormhole input queued 2D mesh router; Control systems; Field programmable gate arrays; Quality of service; Routing; Routing protocols; System-on-a-chip; Throughput; Arbiter; Network on Chip; Quality of Service (QoS); generic router;
Conference_Titel :
Microelectronics (ICM), 2011 International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4577-2207-3
DOI :
10.1109/ICM.2011.6177349