Title :
Proposal of instruction level modeling for Dynamically Reconfigurable Processor using SystemC
Author :
Kitamichi, Junji
Author_Institution :
Grad. Sch. of Comput. Sci. & Eng., Univ. of Aizu, Fukushima, Japan
Abstract :
Recently, various kinds of Dynamically Reconfigurable Processors (DRPs) have been proposed. In this paper, we describe a modeling method of a DRP using a Dynamic Module Library (DML), which we have developed for the modeling of general-purpose dynamically reconfigurable architectures at the system design level. The DML is an extended SystemC library and enables the modeling of the dynamic generation and elimination of modules, ports and channels and the dynamic connection and dispatch between port and channel. Using the DML, we can model the DRP naturally at the abstract level, where the instruction set architecture and the structure specification of DRP are decided. The proposed processor consists of a core part, dynamically reconfigurable operation units and a controller for them, and we describe the modeling method of them.
Keywords :
C++ language; formal specification; instruction sets; reconfigurable architectures; software libraries; SystemC library; dynamic generation; dynamic module library; dynamically reconfigurable architectures; dynamically reconfigurable processor; instruction level modeling; instruction set architecture; structure specification; system design level; Clocks; Computational modeling; Computer architecture; Libraries; Radio frequency; Solid modeling; System analysis and design;
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2009 17th IFIP International Conference on
Conference_Location :
Florianopolis
Print_ISBN :
978-1-4577-0237-2
DOI :
10.1109/VLSISOC.2009.6041349