• DocumentCode
    1672254
  • Title

    A Novel Design of DDR-based Data Acquisition Storage Module in a Digitizer

  • Author

    Guo, Jie ; Shi, Yibing ; Wang, Zhigang

  • Author_Institution
    Univ. of Electron. Sci. & Technol. of China, Chengdu
  • fYear
    2007
  • Firstpage
    995
  • Lastpage
    998
  • Abstract
    A DDR-based data acquisition storage module designed for a high-capacity high sampling rate digitizer is described in this paper. The architecture allows two identical data acquisition channels to record consecutive data streams in two acquisition modes-sequence mode in 256k points and single mode in 64M points per channel-at a sampling rate ranging from 40MSa/s to 400MSa/s. The prototype is accomplished by unique DDR SDRAM controller cores embedded in a FPGA device, long acquisition memories combined with a time interleaved ADC system. Also, a flexible trigger mechanism is imported to the module, which is a crucial component to a digitizer, enabling a precise trigger capture with adjustable pre-triggering depth.
  • Keywords
    DRAM chips; SRAM chips; analogue-digital conversion; data acquisition; field programmable gate arrays; ADC system; DDR SDRAM controller cores; FPGA device; data acquisition storage module; flexible trigger mechanism; high sampling rate digitizer; identical data acquisition channels; DRAM chips; Data acquisition; Decoding; Digital signal processing; Frequency; Random access memory; Read-write memory; Sampling methods; Storage automation; Testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
  • Conference_Location
    Kokura
  • Print_ISBN
    978-1-4244-1473-4
  • Type

    conf

  • DOI
    10.1109/ICCCAS.2007.4348214
  • Filename
    4348214