DocumentCode :
1672417
Title :
An Isolation-Based Circuit Design for Soft Error Suppression
Author :
Ku He ; Rong Luo
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
Firstpage :
1025
Lastpage :
1029
Abstract :
As the feature size of integrated circuits continues to shrink, deep sub-micro circuits are more susceptible to soft errors. In this paper, we propose a novel circuit design scheme, which can help increase the soft error immunity of sequential logics (such as SRAM cell and latch). The principle of the proposed circuit design is to build flexible isolation between soft-error sensitive nodes. The proposed scheme is applied to the design of various sequential logics at 70 nm technology. The simulation results show that the critical charge (the minimum charge to cause soft errors) can be increased by 1.98 times on average. Furthermore, combining together with multiple-Vth (MVT), multi-VDD, and sizing techniques, the improvement of critical charge can add up to 237 times on average.
Keywords :
integrated circuit design; isolation technology; sequential circuits; integrated circuits; isolation-based circuit design; sequential logics; size 70 nm; soft error suppression; soft-error sensitive nodes; submicro circuits; Capacitance; Circuit synthesis; Computer errors; Design engineering; Isolation technology; Logic circuits; Logic design; Neutrons; Sequential circuits; Single event upset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
Type :
conf
DOI :
10.1109/ICCCAS.2007.4348221
Filename :
4348221
Link To Document :
بازگشت