DocumentCode :
1673239
Title :
A framework for thermal aware reliability estimation in 2D NoC
Author :
Sharma, Ashish ; Upadhyay, Prachi ; Ansar, Ruby ; Laxmi, Vijay ; Bhargava, Lava ; Gaur, Manoj Singh ; Zwolinski, Mark
Author_Institution :
Malaviya Nat. Inst. of Technol., Jaipur, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Parallel computing challenges in embedded system design results in development of architectures having large number of cores on a single chip. Network on Chip has been developed to manage the on chip communication issues in Chip-multi processor. Downscaling in technology at deep submicron affects the system level reliability, motivating the researchers to consider the long term durability in design approaches. These architectures have experienced thermal and power inconsistencies that eventually affects the reliability of NoC. Recent advancements in technology forces the design engineers to design the thermal and ageing aware reliable system which improves the life time of devices. This paper presents the integrated life time failure models i.e. stress migration and thermal cycle along with existing models such as time dependent dielectric breakdown and negative bias temperature instability. Subsequently, we perform comparative analysis among power models for the accurate estimation of reliability. These estimations reveals that it is possible to model on chip network for parameters which adversely affects the system performance leading to device or system failure. Through our proposed approach we are able to predict more accurate reliability estimation based on more precise power and thermal awareness.
Keywords :
electric breakdown; estimation theory; integrated circuit reliability; microprocessor chips; negative bias temperature instability; network routing; network-on-chip; thermal management (packaging); 2D NoC; chip multiprocessor; dielectric breakdown; embedded system design; negative bias temperature instability; network on chip reliability; parallel computing; thermal aware reliability estimation; Analytical models; Estimation; Heat sinks; Mathematical model; Reliability; Resistance heating; Stress; Chip-multi processor (CMP); Network on Chip; Reliability; Stress Migration; Thermal Cycle;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208063
Filename :
7208063
Link To Document :
بازگشت