DocumentCode :
1675485
Title :
A methodology to reuse random IP stimuli in an SoC functional verification environment
Author :
Rashmi, V.S. ; Somayaji, Giridhar ; Bhamidipathi, Sirisha
Author_Institution :
Texas Instrum. (India) Pvt. Ltd., Bangalore, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
Hardware IP design verification is performed using exhaustive random stimuli, while incorporating a coverage driven flow. On the other hand, system-on-chip (SoC) verification methodologies, sometimes, use a directed C-based verification approach to validate the functionality of the design. There is no significant randomization exercised in this process. Reuse of IP testbench components for SoC verification has been a desirable methodology, yet has remained a challenge. This paper addresses the challenge by proposing a flow which enables reuse of random IP stimuli for the SoC verification environment, with no changes to the IP testbench and testcase.
Keywords :
formal verification; system-on-chip; IF testbench component; SoC functional verification environment; directed C-based verification approach; hardware IF design verification; random IP stimuli reuse; system-on-chip verification methodology; Hardware design languages; IP networks; Monitoring; Registers; Software; Synchronization; System-on-chip; Checker; Driver; IP; Random verification; Reuse; SoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208152
Filename :
7208152
Link To Document :
بازگشت