DocumentCode :
1676348
Title :
Performance driven cell generator for dynamic CMOS circuits
Author :
Chen, H.Y. ; Kang, S.M.
fYear :
1989
Firstpage :
1883
Abstract :
A domino CMOS circuit has a highly unbalanced circuit structure in which the number of n-channel transistors is much greater than the number of p-channel transistors. This property makes it difficult to achieve an efficient layout and hence hampers the circuit´s wide usage in the polycell-based design environment. The authors propose a performance-driven folding layout style for domino CMOS functional cells. The layout process consists of circuit timing analysis, transistor sizing, and automatic layout generation. It can be applied to other unbalanced circuit structures like nMOS circuits
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; integrated circuit technology; automatic layout generation; circuit timing analysis; domino CMOS circuit; domino CMOS functional cells; dynamic CMOS circuits; layout process; performance driven cell generator; performance-driven folding layout style; polycell-based design environment; transistor sizing; unbalanced circuit structures; CMOS logic circuits; Circuit analysis; Contracts; Delay; Equations; Libraries; Parasitic capacitance; Performance analysis; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100736
Filename :
100736
Link To Document :
بازگشت