DocumentCode :
1676714
Title :
A 2.7mW 2MHz Continuous-Time ΣΔ Modulator with a Hybrid Active-Passive Loop Filter
Author :
Song, Tongyu ; Cao, Zhiheng ; Yan, Shouli
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ. - Austin, Austin, TX
fYear :
2006
Firstpage :
57
Lastpage :
60
Abstract :
We present a 5th -order continuous-time SigmaDelta modulator with a hybrid active-passive loop filter consisting of only three amplifiers. The passive integrators save power, and introduce no distortion. The active integrators provide gain and minimize internal noise contributions. A single-bit switched-capacitor DAC is employed as the main feedback DAC for high clock jitter immunity. An additional current steering DAC stabilizes the loop with the advantage of simplicity. To verify the proposed techniques, a prototype continuous-time ΣΔ modulator with 2 MHz signal bandwidth is designed in a 0.25 μm CMOS technology targeting for GPS or WCDMA applications. The experimental results show that the prototype ΣΔ modulator achieves 68 dB dynamic range over 2 MHz bandwidth with a 150 MHz clock, consuming 1.8 mA from a 1.5 V supply.
Keywords :
active filters; sigma-delta modulation; switched capacitor filters; CMOS technology; continuous-time SigmaDelta modulator; frequency 2 MHz; hybrid active-passive loop filter; passive integrators; single-bit switched-capacitor DAC; voltage 1.5 V; Active noise reduction; Bandwidth; CMOS technology; Clocks; Feedback; Filters; Global Positioning System; Jitter; Prototypes; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2006. CICC '06. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
1-4244-0075-9
Electronic_ISBN :
1-4244-0076-7
Type :
conf
DOI :
10.1109/CICC.2006.320963
Filename :
4114908
Link To Document :
بازگشت