DocumentCode :
1678280
Title :
Pipelined maximal size matching scheduling algorithms for CIOQ switches
Author :
Yang, Mei ; Zheng, S.Q.
Author_Institution :
Dept. of Comput. Sci., Texas Univ., Richardson, TX, USA
fYear :
2003
Firstpage :
521
Abstract :
In this paper, we propose new pipelined request-grant-accept (RGA) and request-grant (RG) maximal size matching (MSM) algorithms to achieve speedup in combined input and output queueing (CIOQ) switches. To achieve a speedup factor S, in the proposed pipelined RGA/RG MSM algorithms, we pipeline operations of finding S matching in S scheduling cycles based on the observation that all matched inputs/outputs will not be used in later iterations in the same scheduling cycle. We show that our pipelined RGA/RG MSM algorithms reduce the scheduling time constraint by SI/(I+S-1), where I is the number of iterations allowed in each scheduling cycle. Taking the example of pipelined PIM, we evaluate the performance of the proposed algorithms by simulation. Simulation results have shown that pipelined PIM for CIOQ switches with speedup of 2 under both Bernoulli and bursty arrivals.
Keywords :
pipeline processing; queueing theory; scheduling; telecommunication switching; Bernoulli arrivals; bursty arrivals; combined input and output queueing switches; iterations; pipelined maximal size matching scheduling; pipelined request-grant-accept; request-grant maximal size matching algorithm; scheduling cycle; scheduling time constraint; Iterative algorithms; Job shop scheduling; Pipelines; Processor scheduling; Roentgenium; Samarium; Scheduling algorithm; Switches; Throughput; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communication, 2003. (ISCC 2003). Proceedings. Eighth IEEE International Symposium on
ISSN :
1530-1346
Print_ISBN :
0-7695-1961-X
Type :
conf
DOI :
10.1109/ISCC.2003.1214172
Filename :
1214172
Link To Document :
بازگشت